# Lecture 15 Pipelined Datapath and Control

School of Computer Science and Engineering Soongsil University

### 4. The Processor

- 4.1 Introduction
- 4.2 Logic Design Conventions
- 4.3 Building a Datapath
- 4.4 A Simple Implementation Scheme
- 4.5 An Overview of Pipelining
- 4.6 Pipelined Datapath and Control
- 4.7 Data Hazards: Forwarding versus Stalling
- 4.8 Control Hazards
- 4.9 Exceptions
- 4.10 Parallelism via Instructions
- 4.11 Real Stuff: The ARM Cortex-A8 and Intel Core i7 Pipelines
- 4.12 Going Faster: Instruction-Level Parallelism and Matrix Multiply

### Pipelined Version of the Datapath

### Pipeline register

- Separation of the two stages
- Hold information produced in previous cycle



Figure 4.35

## I w Instruction in IF Stage





Figure 4.36(a)

### I w Instruction in ID Stage





Figure 4.36(b)

### I w Instruction in EX Stage



Figure 4.37

# I w Instruction in MEM Stage



Figure 4.38(a)

## I w Instruction in WB Stage



Figure 4.38(b)

### **Corrected Pipelined Datapath**

#### load instruction

Write register number: Should be preserved until WB stage



Figure 4.41

## sw Instruction in EX Stage



Figure 4.39

# sw Instruction in MEM Stage



Figure 4.40 (a)

## sw Instruction in WB Stage



Figure 4.40 (b)

### **Pipelined Control**

Pipelined datapath with control signals



Figure 4.46

### **Control Signals**

- 1. IF: nothing (the same thing happens at every clock cycle)
- 2. ID : nothing
- 3. EX: RegDst, ALUOp, ALUSrc
- 4. MEM: Branch(for beq), MemRead(for I w), MemWrite(for sw)
- 5. WB : MemtoReg, RegWrite

| Instruction | Execution/address calculation stage control lines |        |        |        | Memory access stage control lines |              |               | Write-back stage<br>control lines |               |
|-------------|---------------------------------------------------|--------|--------|--------|-----------------------------------|--------------|---------------|-----------------------------------|---------------|
|             | RegDst                                            | ALUOp1 | ALUOp0 | ALUSrc | Branch                            | Mem-<br>Read | Mem-<br>Write | Reg-<br>Write                     | Memto-<br>Reg |
| R-format    | 1                                                 | 1      | 0      | 0      | 0                                 | 0            | 0             | 1                                 | 0             |
| 1 w         | 0                                                 | 0      | 0      | 1      | 0                                 | 1            | 0             | 1                                 | 1             |
| SW          | Х                                                 | 0      | 0      | 1      | 0                                 | 0            | 1             | 0                                 | Х             |
| beq         | Х                                                 | 0      | 1      | 0      | 1                                 | 0            | 0             | 0                                 | Х             |

Figure 4.49

### **Control Signals for Each Stage**

Control signals derived from instruction



Figure 4.50

### **Complete Pipelined Datapath**



Figure 4.51

### **Example: Complete Pipelined Datapath**

```
1000: lw $1, 81($2)
```

1004: add \$3,\$4,\$5

1008: sub \$6,\$7,\$8

1012: slt \$9,\$10,\$11

1016: beq \$12,\$13, XX

$$r = r+1$$

M[x] = x\*2



### **Structural Hazards**

- Conflict for use of a resource
- In MIPS pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Or separate instruction/data caches